Hostname: page-component-5c6d5d7d68-vt8vv Total loading time: 0.001 Render date: 2024-08-20T18:56:01.696Z Has data issue: false hasContentIssue false

Performance of Pt-based Low Schottky Barrier Silicide Contacts on Weakly Doped Silicon

Published online by Cambridge University Press:  01 February 2011

Guilhem Larrieu
Affiliation:
Institut d'Electronique de Microélectronique et de Nanotechnologie Avenue Poincare, BP 69, 59652 Villeneuve d'Acsq, France.
Emmanuel Dubois
Affiliation:
Institut d'Electronique de Microélectronique et de Nanotechnologie Avenue Poincare, BP 69, 59652 Villeneuve d'Acsq, France.
Xavier Wallart
Affiliation:
Institut d'Electronique de Microélectronique et de Nanotechnologie Avenue Poincare, BP 69, 59652 Villeneuve d'Acsq, France.
Get access

Abstract

One of the grand challenge imposed by CMOS down-scaling is the optimisation of the source/drain (S/D) architecture, e.g., dopant activation above solid solubility, steep dopant profiling, low silicide specific contact resistivity. Recently, the concept of very low Schottky barrier S/D MOSFET has emerged as a possible alternative to conventional architecture using highly doped S/D and midgap silicide ohmic contacts. For p-MOSFETs integration, platinum silicide is an excellent candidate because of its very low barrier to holes. This enables the use of a weakly doped substrate that inherently solves the aforementioned challenges due to highly doped S/D. This paper proposes a detailed study of the platinum silicidation reaction obtained by rapid thermal annealing. The analysis is based on X-ray photoemission spectroscopy (XPS), transmission electron miscrocopy (TEM) and low temperature-dependent current-voltage measurements. Using XPS analysis, it is shown that: i) an initial silicide layer is formed at room temperature, ii) three stable phases Pt, Pt2Si, PtSi can not coexist providing that iii) the annealing ambience is strictly controlled to avoid the formation of a SiO2 barrier due to oxygen penetration into the platinum overlayer. Starting from an initial 15 nm thick Pt layer subsequently annealing at 300°C, TEM cross-sections reveal that homogeneous 32 nm PtSi layers with a uniform grain size distribution are formed. Finally, current-voltage characteristics have been measured on a special test structure that accounts for the lateral disposition of S/D regions in a typical MOSFET architecture. It consists in two back-to-back Schottky contacts separated by a narrow silicon gap both on bulk silicon and Silicon-On-Insulator (SOI) substrates. Based on temperature-dependent electrical measurements (Arrhenius plot), it is shown that field emission is involved in the current transport mechanism, in addition to thermionic emission. An excellent current drive performance of 220 μA per micron width has been obtained for a 45 nm silicon gap on a 10 nm thick SOI substrate.

Type
Research Article
Copyright
Copyright © Materials Research Society 2003

Access options

Get access to the full version of this content by using one of the access options below. (Log in options will check for institutional or personal access. Content may require purchase if you do not have access.)

References

[1] SIA Semiconductor Industry Association, ‘ITRS’, 2001.Google Scholar
[2] Dubois, E., Larrieu, G., Solid-State Electronics 46, 997 (2002).Google Scholar
[3] Sze, S. M., “Physics of Semiconductor Devices”, 2nd edition, Wiley, New York.Google Scholar
[4] Crowell, C.R., Rideout, V.L., Solid-State Electronics 12, 89 (1969).Google Scholar
[5] Hirose, K., Ohdomari, I., Uda, M., Phys. Rev. B 37, 6929 (1988).Google Scholar
[6] Stark, T., Grunleitner, H., Hundhausen, M., Ley, L., Thin Solid Film 358, 73 (2000).Google Scholar
[7] Kedzierski, J., Xuan, P., Anderson, E.H., Bokor, J., King, T.J., IEDM Tech. Dig., 57 (2000).Google Scholar
[8] Morgan, S.J, Williams, R.H., Mooney, J.M., Appl. Surface Science 56-58, 493 (1992).Google Scholar