Hostname: page-component-78c5997874-4rdpn Total loading time: 0 Render date: 2024-11-17T18:23:12.218Z Has data issue: false hasContentIssue false

High Performance Metallization Issues for Ulsi

Published online by Cambridge University Press:  25 February 2011

Robert Rosenberg*
Affiliation:
IBM Research Division, Thomas J. Watson Research Center, P.O. Box 218, Yorktown Heights, NY 10598
Get access

Abstract

The microelectronics industry is accelerating towards increasingly sophisticated circuit technology to interface with and drive a wide spectrum of products from low power to supercomputation systems. The base Si CMOS technology will span the applications such that optimization must be achieved by personalized wiring for each industry sector. As the feature size decreases to 0.25/µm or less, the interconnect metallization becomes a dominant technological challenge as circuit speeds, reliability and manufacturing costs are directly affected. The label "high performance" must now be defined in the context of the application. For example, as scaling proceeds for increased density and circuit speed, current density increase will impact lifetime by electromigration. Methods of simulation of fundamental degradation modes and design software tools must be developed and used in concert with performance simulation to optimize interconnect metallization ground rules early in the development cycle. Availability of such tools for interconnects is practically nonexistent, spurring significant focus on this direction by the materials community.

Type
Research Article
Copyright
Copyright © Materials Research Society 1994

Access options

Get access to the full version of this content by using one of the access options below. (Log in options will check for institutional or personal access. Content may require purchase if you do not have access.)

References

REFERENCES

1 Thompson, C. V. and Kahn, H., J. Electronic. Materials, 22, 581 (1993).Google Scholar
2 Attardo, M. J. and Rosenberg, R., J. Appl. Phys., 41, 2381 (1970).Google Scholar
3 Kraft, O., Bader, S., Sanchez, J. E. Jr. and Arzt, E., in Materials Reliability in Microelectronics III, ed. by Rodbell, K. P., Filter, W. F., Frost, H. J. and Ho, P. S. (Mater. Res. Soc. Proc. 309, Pittsburgh, PA, 1993) pp. 199210.Google Scholar
4 Paraszczak, J., Edelstein, D.. Cohen, S., Babich, E. and Hummel, J., IEDM, Wash. D.C., pp 261-264 (1993).Google Scholar
5 Luther, B., et al. ., Proc. 10th VLSI Multilevel Interconnection Conf., Santa Clara, CA, pp 1521 (1993).Google Scholar
6 Harper, J. M. E., et al. ., to be published in Copper Metallization II, MRS Bulletin, Vol. XIX (1994).Google Scholar
7 Sai-Halasz, G. A., Proc. IEEE. Int. Conf. Comp. Design. 230 (1992).Google Scholar