Hostname: page-component-586b7cd67f-2plfb Total loading time: 0 Render date: 2024-11-25T15:42:56.927Z Has data issue: false hasContentIssue false

Overview Of Process Integration Issues For Low K Dielectrics

Published online by Cambridge University Press:  10 February 2011

R. H. Havemann
Affiliation:
Silicon Technology Development, Texas Instruments Inc., Dallas, Texas.
M. K. Jain
Affiliation:
Silicon Technology Development, Texas Instruments Inc., Dallas, Texas.
R. S. List
Affiliation:
Silicon Technology Development, Texas Instruments Inc., Dallas, Texas.
A. R. Ralston
Affiliation:
Silicon Technology Development, Texas Instruments Inc., Dallas, Texas.
W-Y. Shih
Affiliation:
Silicon Technology Development, Texas Instruments Inc., Dallas, Texas.
C. Jin
Affiliation:
Silicon Technology Development, Texas Instruments Inc., Dallas, Texas.
M. C. Chang
Affiliation:
Silicon Technology Development, Texas Instruments Inc., Dallas, Texas.
E. M. Zielinski
Affiliation:
Silicon Technology Development, Texas Instruments Inc., Dallas, Texas.
G. A. Dixit
Affiliation:
Silicon Technology Development, Texas Instruments Inc., Dallas, Texas.
A. Singh
Affiliation:
Silicon Technology Development, Texas Instruments Inc., Dallas, Texas.
S. W. Russell
Affiliation:
Silicon Technology Development, Texas Instruments Inc., Dallas, Texas.
J. F. Gaynor
Affiliation:
Silicon Technology Development, Texas Instruments Inc., Dallas, Texas.
A. J. McKerrow
Affiliation:
Silicon Technology Development, Texas Instruments Inc., Dallas, Texas.
W. W. Lee
Affiliation:
Silicon Technology Development, Texas Instruments Inc., Dallas, Texas.
Get access

Abstract

The era of silicon Ultra-Large-Scale-Integration (ULSI) has spurred an everincreasing level of functional integration on-chip, driving a need for greater circuit density and higher performance. While traditional transistor scaling has thus far met this challenge, interconnect scaling has become the performance-limiting factor for new designs. Both interconnect resistance and capacitance play key roles in overall performance, but modeling simulations have highlighted the importance of reducing parasitic capacitance to manage crosstalk, power dissipation and RC delay. New dielectric materials with lower permittivity (k) are needed to meet this challenge. This paper summarizes the process integration and reliability issues associated with the use of novel low k materials in multilevel interconnects.

Type
Research Article
Copyright
Copyright © Materials Research Society 1998

Access options

Get access to the full version of this content by using one of the access options below. (Log in options will check for institutional or personal access. Content may require purchase if you do not have access.)

References

1 Jeng, S. P., Chang, M-C., Havemann, R. H., Adv. Met. for Devices and Circuits MRS Symp. Proc. 1994, pp. 2531.Google Scholar
2 Jain, M., Taylor, K., Dixit, G., Lee, W., Ting, L., Shinn, G., Nag, S., Havemann, R. and Luttmer, J., VMIC Proc 1996, p. 23.Google Scholar
3 List, R., Jin, C., Russell, S., Yamanaka, S., Olsen, L., Le, L., Ting, L. and Havemann, R., VLSI Tech. Symp. Dig. 1997, pp. 77–8.Google Scholar
4 Mikagi, K., Ishikawa, H., Usami, T., Suzuki, M., Inoue, K., Oda, N., Chikaki, S., Sakai, I. and Kikkawa, T., IEDM Tech. Digest 1996, pp. 365368.Google Scholar
5 Russell, S., McKerrow, A., Shih, W-Y., Singh, A., List, R., Ralston, A., Lee, W., Newton, K., Chang, M-C., Havemann, R., Adv. Met. and Int. Sys. for ULSI Appl. 1997, pp. 289299.Google Scholar
6 Singh, A., Dixit, G., List, R., Russell, S., Ralston, A., Aldrich, D., Shih, W-Y., Nag, S., McKerrow, A., Jin, C., Lee, W., Luttmer, J., and Havemann, R., ECS Symp. on Low and High Dielectric Constant Materials 1997, pp. 102111.Google Scholar
7 Zielinski, E., Russell, S., List, R., Wilson, A., Jin, C., Newton, K., Lu, J., Hurd, T., Hsu, W., Cordasco, V., Gopikanth, M., Korthuis, V., Lee, W., Cerny, G., Russell, N., Smith, P., O'Brien, S. and Havemann, R., IEDM Tech. Dig. 1997, pp. 936938.Google Scholar
8 Ralston, A., Gaynor, J., Singh, A., Le, L., Havemann, R., Piano, M., Cleary, T., Wing, J. and Kelly, J., VLSI Tech. Symp. Dig. 1997, pp. 8182.Google Scholar
9 Hayashi, Y., Onodera, T., Nakajima, T., Kikuta, K., Tsuchiya, Y., Kawahara, J., Takahashi, S., Ueno, K. and Chikaki, S., VLSI Tech. Symp. Dig. 1996, pp. 8889.Google Scholar
10 Shih, W-Y., Chang, M-C., Havemann, R. H. and Levine, J., VLSI Tech. Symp. Dig. 1997, pp. 8384.Google Scholar