Hostname: page-component-586b7cd67f-tf8b9 Total loading time: 0 Render date: 2024-11-25T15:25:48.353Z Has data issue: false hasContentIssue false

Resolving the Origin of a Cmp-Associated Yield/Reliability Issue “Center Spike”– Film Thickness Bulge in the Wafer Center. is CMP to Be Held Responsible for Its Appearance?

Published online by Cambridge University Press:  18 March 2011

David Wei
Affiliation:
Lam Research Corporation, CMP/Clean Division.
Yehiel Gotkis
Affiliation:
Lam Research Corporation, CMP/Clean Division.
John Boyd
Affiliation:
Lam Research Corporation, CMP/Clean Division.
Rodney Kistler
Affiliation:
Lam Research Corporation, CMP/Clean Division.
Get access

Abstract

A long-standing CMP related yield/reliability puzzle - film thickness spike, frequently appearing at the wafer center after it is processed by CMP, was studied. Optical film thickness measurements for pre- and post-CMP film were compared with surface topography profiles. Wafer surface profiles were also studied after the oxide film was HF-etched out. It was found that the post-CMP film thickness spike actually is not caused by CMP malfunctioning, but originates to a specific bare silicon wafer defect and occurs when the bare silicon wafer has a narrow dip-like defect (depression) in its center. The dielectric film, deposited over the wafer, follows the underlying center-dipped topography, and, being planarized by CMP, is transformed into a top-flat film with a thick pattern in the wafer center, filling the silicon dip. In-line and end-of-line yield related issues are discussed.

Type
Research Article
Copyright
Copyright © Materials Research Society 2001

Access options

Get access to the full version of this content by using one of the access options below. (Log in options will check for institutional or personal access. Content may require purchase if you do not have access.)