Hostname: page-component-586b7cd67f-rcrh6 Total loading time: 0 Render date: 2024-11-29T07:48:06.228Z Has data issue: false hasContentIssue false

Grinding and Mixed Silicon Copper CMP of Stacked Patterned Wafers for 3D Integration

Published online by Cambridge University Press:  26 February 2011

Koen De Munck
Affiliation:
[email protected], IMEC, MCP, Kapeldreef 75, Heverlee, 3001, Belgium, +3216288661, +3216281097
Jan Vaes
Affiliation:
[email protected], IMEC, Kapeldreef 75, Heverlee, 3001, Belgium
Lieve Bogaerts
Affiliation:
[email protected], IMEC, Kapeldreef 75, Heverlee, 3001, Belgium
Piet De Moor
Affiliation:
[email protected], IMEC, Kapeldreef 75, Heverlee, 3001, Belgium
Chris Van Hoof
Affiliation:
[email protected], IMEC, Kapeldreef 75, Heverlee, 3001, Belgium
Bart Swinnen
Affiliation:
[email protected], IMEC, Kapeldreef 75, Heverlee, 3001, Belgium
Get access

Abstract

3D integration promises to reduce system form factor through direct stacking and interconnection of chips made using different technologies, into a single system. In our case, these interconnects consist of small and deep through wafer vias in the form of Cu nails. One of the enabling technologies to achieve 3D stacks, is thinning on carrier. It involves backside grinding and CMP of patterned wafers down to 20 micron, while temporarily glued to a carrier.

Success of grinding on carrier is found to strongly depend on temporary glue layer properties and bonding quality. Voids in between device wafer and carrier of various origins were observed to cause thin wafer delamination and catastrophic breakage when grinding down below 50 micron. By improvements in the bonding process, we eventually enabled uniform bonding, compatible with standard grinding and CMP techniques.

CMP both removes grinding-induced damage and exposes the Cu nails at the thin wafer backside. The developed CMP consists of 2 steps which are optimized to reduce Cu smearing and within-die uniformity. Both are found to correlate with the local Cu nail density variations.

Type
Research Article
Copyright
Copyright © Materials Research Society 2007

Access options

Get access to the full version of this content by using one of the access options below. (Log in options will check for institutional or personal access. Content may require purchase if you do not have access.)

References

REFERENCES

1. Patti, R.S., Proceedings of the IEEE, 94, 6, June (2006)Google Scholar
2. de Moor, P., 3-D Architectures for Semiconductor Integration and Packaging Conference, June (2005)Google Scholar
3. De Munck, K. et al, IMAPS 2006 March 2023, Scottsdale, USA Google Scholar
4. Swinnen, B. et al, IEDM 2006 December 1113, San Francisco, USA Google Scholar
5. Vaes, J. et al, ICPT 2006 October 1213, Foster City, USA Google Scholar
6. Nguyen, V. H., J. Electrochem. Soc. 150, G689 (2003)Google Scholar