Hostname: page-component-586b7cd67f-r5fsc Total loading time: 0 Render date: 2024-11-26T01:29:59.028Z Has data issue: false hasContentIssue false

Automated S/TEM Sample Preparation for Semiconductor Process Support

Published online by Cambridge University Press:  14 March 2018

Greg Cuti*
Affiliation:
Sela USA, Inc. Sunnyvale, CA, USA
Taha Jabbar
Affiliation:
Athenian Institute, Danville, CA, USA
*
e-mail contact: [email protected]

Extract

Core share and HTML view are not available for this content. However, as you have access to this content, a full PDF is available via the ‘Save PDF’ action button.

The semiconductor industry has unquestionably entered the realm of nanotechnology. Critical dimensions of many features are specified in nanometers. Gate oxides are only a few nanometers thick. Barrier and seed layers for copper processes are not much more. Gate lengths are forecast at less than 20 nm by the end of the decade. Additionally, the drive to increase device density is leading to the adoption of FinFET and other new transistor designs that include complex three-dimensional structure. Even conventional planar CMOS designs now incorporate processes such as damascene interconnects that are inherently three dimensional. The combined need for higher spatial resolution and cross-sectional imaging of complex structures has led to a significant increase in the demand for scanning transmission electron microscopy (STEM) and (TEM) in semiconductor manufacturing operations.

Type
Research Article
Copyright
Copyright © Microscopy Society of America 2007