# International Journal of Microwave and Wireless Technologies

cambridge.org/mrf

## **Research Paper**

**Cite this article:** Xuan X, Cheng Z, Gong T, Zhang Z, Le C (2024) An ultra-wideband current-reused LNA MMIC with negative feedback and adaptive bias networks. *International Journal of Microwave and Wireless Technologies*, 1–6. https://doi.org/ 10.1017/S1759078724001235

Received: 22 July 2024 Revised: 9 November 2024 Accepted: 13 November 2024

#### **Keywords:**

adaptive bias networks; current-reused; low-noise amplifier (LNA); negative feedback networks (NFNs); ultra-wideband (UWB)

**Corresponding author:** Xuefei Xuan; Email: xuanxuefei2022@163.com

© The Author(s), 2024. Published by Cambridge University Press in association with The European Microwave Association.



An ultra-wideband current-reused LNA MMIC with negative feedback and adaptive bias networks

Xuefei Xuan<sup>1,2</sup> (), Zhiqun Cheng<sup>1,3</sup>, Tingwei Gong<sup>1</sup>, Zhiwei Zhang<sup>1</sup> and Chao Le<sup>1</sup>

<sup>1</sup>The School of Electronics and Information, Hangzhou Dianzi University, Hangzhou, China; <sup>2</sup>The School of Electronic Engineering, Huainan Normal University, Huainan, China and <sup>3</sup>School of Information Engineering, Xinjiang Institute of Technology, Xinjiang, China

## Abstract

An ultra-wideband current-reused low-noise amplifier (LNA) monolithic microwave integrated circuit design is presented in this letter. Negative feedback networks are employed at both stages of the proposed LNA to expand bandwidth. Furthermore, source adaptive bias networks is designed in the first stage and combined with a current-reused construction to acquire a compact chip size and maintain low power consumption. Then, the validation of design theory is implemented by employing a 0.15- $\mu$ m gallium arsenide pseudomorphic high-electron-mobility transistor process. The measured results show that the proposed LNA achieves a small signal gain of 15.5–17.8 dB, a noise figure of 3–3.65 dB, and an output 1 dB compression point (OP<sub>1 dB</sub>) of 14.5–15.5 dBm from the target bandwidth of 2–18 GHz. In addition, the fabricated LNA consumes 220 mW from a 5 V supply and occupies a chip area of  $1.2 \times 1.5 \text{ mm}^2$ .

## Introduction

The development of transmission/reception (T/R) components in wireless communication systems is inseparable from the rise of II—V semiconductors [1, 2]. Low-noise amplifiers (LNAs), as essential component of wireless receiving systems, are vital for improving the signal transmission quality of communication systems [1–5]. As a result, driven by application requirements, achieving bandwidth expansion and a more compact chip size of the LNA monolithic microwave integrated circuit (MMIC), as well as reducing power loss, has become the most promising research topic at present [1–5].

In recent years, various technologies have been proposed to promote the performance of LNA MMIC, such as current-reused construction [1, 2, 6–13] negative feedback networks (NFNs) [3, 4, 7, 14], and reconfigurable techniques [15]. Specifically, as shown in reference [14], an LNA MMIC operating at 0.1–20 GHz is presented by using feedback techniques, achieving a noise figure (NF) of 3.1–5.8 dB, an output 1 dB compression point ( $OP_{1 dB}$ ) of 7.8–12.7 dBm, and a power consumption of 505 mW. In reference [15], based on reconfigurable technology, an LNA MMIC working at 12–20 GHz is presented, occupying a chip area of 2 × 1.8 mm<sup>2</sup>, achieving an  $OP_{1 dB}$  of 2.2–5 dBm, and a power consumption of 227.5 mW. As a result, it can be seen that these reported works demonstrate some technological advantages in promoting certain performance of LNA. However, as is well known, many technical indicators of LNA, such as operating bandwidth,  $OP_{1 dB}$ , power loss, NF and chip area, have a trade-off pattern, meaning that in practical engineering applications, these technical indicators need to be at an acceptable level, which is extremely important for the engineering design of LNA.

In this letter, an ultra-wideband (UWB) LNA MMIC operating in the S-C-X-Ku band is presented by employing current-reuse construction. Meanwhile, an NFN and source adaptive bias circuit are used to achieve bandwidth expansion and the compact chip size of the proposed LAN MMIC. Subsequently, theoretical verification is carried out based on a 0.15- $\mu$ m gallium arsenide (GaAs) pseudomorphic high-electron-mobility transistor (pHEMT) process. The measured results demonstrate the effectiveness of the proposed design method.

## UWB LNA MMIC circuit topology and design

The proposed UWB LNA MMIC design is implemented using the 0.15  $\mu m$  GaAs pHEMT technology of Sanan Semiconductor. In order to balance the size, power consumption, and gain of the chip, a current-reuse topology is adopted, where the two transistors  $M_1$  and  $M_2$  have the





Figure 1. Circuit schematic of the proposed UWB LNA MMIC.

Table 1. Parameters of the proposed UWBLNA MMIC (UNIT: L, nH; R, Ohm; C, pF; TRANSMISSION LINE-W/L,  $\mu m/\mu m;$  M,  $\mu m^2)$ 

| Para  | $C_1$          | C <sub>2</sub> | C <sub>3</sub> | C <sub>4</sub> | C <sub>5</sub> | C <sub>6</sub> |
|-------|----------------|----------------|----------------|----------------|----------------|----------------|
| Value | 8.7            | 45.7           | 1.85           | 10.23          | 3.3            | 1.58           |
| Para  | C <sub>7</sub> | C <sub>8</sub> | T <sub>1</sub> | T <sub>2</sub> | T <sub>3</sub> | T <sub>4</sub> |
| Value | 8.7            | 95             | 7/620          | 33/50          | 25/400         | 24/620         |
| Para  | T <sub>5</sub> | T <sub>6</sub> | T <sub>7</sub> | T <sub>8</sub> | $L_1$          | L <sub>2</sub> |
| Value | 24/850         | 33/90          | 13/485         | 16/900         | 1.14           | 5.4            |
| Para  | L <sub>3</sub> | L <sub>4</sub> | $R_1$          | R <sub>2</sub> | R <sub>3</sub> | $R_4$          |
| Value | 1.02           | 5.4            | 3500           | 198            | 193            | 5000           |
| Para  | $R_5$          | $R_6$          | R <sub>7</sub> | $M_1$          | M <sub>2</sub> |                |
| Value | 6000           | 8000           | 10             | 4 × 45         | 4 × 45         |                |

Para: Parameter.

same size, which is  $4\times45~\mu m$ . Based on this, the proposed LNA schematic is presented in Fig. 1, which includes two NFNs, a source adaptive bias circuit, and a current-reuse construction. All parameter values in the circuit are given as shown in Table 1.

As demonstrated in Fig. 1, the transmission path guided by the red dashed line with the drain current  $I_d$  is the direct-current (dc) path of the proposed LNA. The circuit located in the orange shaded area is the current-reuse construction used, where transistors  $M_1$  and  $M_2$  share the same drain supply, which can effectively reduce the power loss of LNA MMIC. The transmission path guided by



Figure 2. Simulated gain curves with and without NFNs for the proposed LNA MMIC.

the blue dotted line with the radio frequency (RF) mark is the RF path of the proposed LNA, in which the inductor  $L_2$  is used to prevent the RF signal from leaking into the dc path, and similarly, the capacitor  $C_7$  is used to prevent the dc signal from entering the RF path.

The gate bias voltage (-0.5 V) of the first stage is generated by the drain current of transistor  $M_2$  acting on the resistor  $R_7$  in the adaptive bias network, which can eliminate the design of the



**Figure 3.** The simulated impedance trajectory variation of the input and output of the proposed LNA MMIC in 2–18 GHz.

gate bias network of transistor M1, weaken the design complexity of the dc power supply network, and help reduce the overall size of the chip. In addition, the adaptive bias network RC located at the source of transistor M1 combined with microstrip line T2 can form source stage feedback to achieve bandwidth expansion, specifically manifested in the capacitive reactance decreases with increasing frequency, which helps to compensate for the inherent gain roll-off of the transistor [16]. The gate bias voltage of the second stage transistor M<sub>2</sub> is provided by a resistive voltage divider network composed of R<sub>5</sub> and R<sub>6</sub>, which also helps to reduce the design complexity of the dc power supply network. In addition, the resistor voltage divider network composed of R<sub>5</sub> and R<sub>6</sub> is also used to promote the  $OP_{1 dB}$  of LNA, which is mainly achieved by manipulating the drain source voltage ( $V_{ds1}$  and  $V_{ds2}$ ) distribution of transistors M1 and M2 using the ratio of R5 and R6. For this design, the OP<sub>1 dB</sub> of LNA is determined by the second stage transistor M<sub>2</sub>, while for the current-reused structure, the drain current  $(I_{\rm ds})$  of the two stage transistors is the same. Therefore, increasing the output power of the second stage can be achieved by increasing the drain source voltage  $V_{ds2}$  of  $M_2$ .

Moreover, in order to compensate for the inherent gain roll-off characteristics of transistors, feedback techniques are also introduced into the proposed LNA MMIC circuit design. As a result, a NFN composed of R-L-C is employed in the two stages of the proposed LNA to achieve bandwidth expansion, as exhibited in Fig. 1. Figure 2 demonstrates the simulated gain curves with and without NFNs for the proposed LNA MMIC, where  $C_3$  and  $C_5$  are used to isolate dc from the gate and drain stages of transistors  $M_1$  and  $M_2$ . As displayed in the simulation results in Fig. 2, it can be seen that the LNA MMIC without the addition of NFN exhibits a more obvious gain roll-off characteristic. Compared to introducing feedback



Figure 4. Chip microphotograph of the proposed UWB LNA.

circuit only in the first or second stage, the bandwidth expansion effect generated by introducing R-L-C NFN in both stages of



Figure 5. Simulated and measured results of small-signal. (a) S-parameter. (b) VSWR. (c)  $OP_{1 dB}$ .

amplification topology is more obvious through compensating for the gain roll-off of the transistor.

To verify the conversion performance of the input impedance and output impedance to  $50\Omega$  completed by the input matching network of the first stage and the output matching network of the second stage of the topology network presented in Fig. 1, the simulated impedance trajectories of the input and output



Figure 6. Measured result of NF from 2–18 GHz.



Figure 7. Measured IIP3 of the designed amplifier against frequency.

terminals of the proposed LNA MMIC are plotted in Fig. 3, where the orange solid line represents the input terminal and the green dashed line represents the output terminal. As exhibited in the figure, the impedance completed at both the input and output terminals varies closely around the  $50\Omega$  at the center of the Smith chart, indicating the rationality of the matching network design.

#### Simulated and measured results

As a validation of the proposed design method, a prototype is designed, fabricated, and measured using a 0.15- $\mu$ m GaAs pHEMT process. Figure 4 demonstrates a photograph of the proposed UWB LNA MMIC with a chip area of 1.2 × 1.5 mm<sup>2</sup>. The measured LNA consumes a 44-mA dc current from a 5-V dc supply, which generates a 220-mW dc consumption.

Subsequently, the small signal measurement is executed, and the measured results for the S-parameter are plotted in Fig. 5(a). As displayed in the figure, it can be seen that within the target frequency band of 2–18 GHz, the proposed LNA MMIC achieves  $S_{21}$  between 15.5 and 17.8 dB, while  $S_{11}$  and  $S_{22}$  are maintained below –16.3 and –14.5 dB, respectively. Furthermore, the voltagestanding-wave ratio (VSWR) at the input of the measured LNA

Table 2. Comparisons with state-of-the-art integrated LNA MMIC

| Ref       | BW (GHz/%)     | Gain(dB)  | S <sub>11</sub> (dB)/S <sub>22</sub> (dB) | NF(dB)    | OP <sub>1dB</sub> (dBm) | Area (mm <sup>2</sup> ) | P <sub>DC</sub> (mW) | FOM   | Process           |
|-----------|----------------|-----------|-------------------------------------------|-----------|-------------------------|-------------------------|----------------------|-------|-------------------|
| [10]      | 17-28 (49)     | 14-17     | <-3#, <-10#                               | 2.2-4#    | 6                       | 1.5                     | 30.03                | 6.8   | 0.15 $\mu$ m/GaAs |
| [14]      | 0.1-20 (198)   | 27.4-29.8 | <-10, <-10                                | 3.1-5.8   | 7.8-12.7                | 1.53                    | 505                  | 24.5  | 0.15 $\mu$ m/GaAs |
| [15]      | 12-20 (50)     | 20.1-28   | <-10, <-10                                | 1.23-1.51 | 2.2-5                   | 3.6                     | 227.5                | 11.7  | 0.15 $\mu$ m/GaAs |
| [17]      | 33-38 (14.1)   | 26        | <-7, <-10                                 | 2         | 20                      | 5.5                     | 564                  | 24.6  | 0.1 μm//GaN       |
| [18]      | 3.1-10.6 (110) | 11.1#     | <-11, NA                                  | 4.5-5.8   | NA                      | 0.46                    | 9                    | NA    | 0.18/CMOS         |
| [19]      | 2-42 (182)     | 11.1-14.1 | <-5, <-5                                  | 2.1-4.4   | 14.7                    | 1.53                    | 129                  | 16.67 | 0.15 $\mu$ m/GaAs |
| [20]      | 18-56 (103)    | 16-21.5   | <-5, <-5                                  | 2.2-4.4   | 10-20                   | 4.8                     | 1400                 | 3.66  | 0.1 $\mu$ m/GaN   |
| [11]      | 3.2-14.7 (127) | 34        | NA                                        | 1.3-1.6   | NA                      | 3.75                    | 45                   | NA    | 0.15 $\mu$ m/GaAs |
| [12]      | 3.8–19.8 (135) | 18.5-21.5 | NA                                        | 1.1-3     | NA                      | 1.5                     | 40                   | NA    | 0.1 $\mu$ m/GaAs  |
| [13]      | 2.5-31 (170)   | 33.5      | NA                                        | 1.6       | NA                      | 3.75                    | 60                   | NA    | 0.15 $\mu$ m/GaAs |
| This work | 2-18 (160)     | 15.5-17.8 | <-16.3, <-14.5                            | 3-3.65    | 14.5–15.5               | 1.8                     | 220                  | 19.3  | 0.15 μm/GaAs      |

#Estimated value from the figure.

MMIC is presented in Fig. 5(b). As exhibited in the figure, the implemented VSWR is between 1.127 and 1.35 in the entire S-C-X-Ku-band. Meanwhile, Fig. 5(c) demonstrates that the measured  $OP_{1 \text{ dB}}$  is  $15 \pm 0.5$  dBm for  $V_{\text{D}} = 5$  V over the 2–18 GHz.

The NF measurement of the fabricated LNA MMIC is performed, and the simulated and tested results are exhibited in Fig. 6, where the measured NF is between 3 and 3.65 dB from 2 to 18 GHz. It should be noted that the lack of outstanding NF performance of the proposed LNA is mainly attributed to two aspects. First, in the target frequency band of 2–18 GHz, in order to balance the NF performance in the high-frequency band, it is necessary to sacrifice the noise performance in the low-frequency band to ensure that the NF of the entire design frequency band is at an acceptable level. The second is that 1/f noise within the entire design frequency band can also have a significant impact on the NF of LNA.

Besides, the measured the input third-order intercept point (IIP3) of LNA in the target frequency band range of 2–18 GHz using a two-tone signal with an interval of 1 MHz and an input power of 5 dBm, is shown in the Fig. 7. It can be seen that within the target frequency band, the proposed LNA MMIC achieves IIP3 between 9.8 and 11.6 dBm.

Based on reference [21], a modified figure of merit (FOM) considering the center frequency, bandwidth, gain, NF, dc power, and  $OP_{1 dB}$ , is adopted to conduct a state-of-the-art comparison as follows [21]:

$$FOM = 20 \log_{10} \left( \frac{Gain [abs] \cdot OP_{1dB} [mW]}{(NF_{\min} [abs] - 1) \cdot P_{dc} [mW]} \cdot \frac{BW [GHz]}{f_0 [GHz]} \right)$$
(1)

where  $f_0$  is the center frequency. As a result, a comparison between the proposed LNA MMIC and other published LNA MMICs is presented in Table 2. By comparing the performance parameters in the table, it can be concluded that the implemented LNA demonstrates a comprehensive technical advantage.

### Conclusion

An UWB current-reused LNA MMIC with two-stage cascading is presented in this letter for wireless communication. A NFN and

source adaptive bias circuit are introduced to achieve bandwidth expansion and compact chip size for the proposed LAN MMIC. The proposed design scheme has been validated by fabricating the LNA in 0.15- $\mu$ m GaAs pHEMT technology, which occupies a chip area of  $1.2 \times 1.5$  mm<sup>2</sup>. The measured results manifest that the proposed LNA achieves a small signal gain of 15.5–17.8 dB, a NF of 3–3.65 dB, and an OP<sub>1 dB</sub> of 14.5–15.5 dBm from the target bandwidth of 2–18 GHz, indicating potential commercial value in wireless communication.

**Data availability statement.** Data sharing not applicable to this article as no datasets were generated or analyzed during the current study.

Acknowledgement. The work proposed by Project of Zhejiang Provincial Science and Technology plan (Grant 2024C01076), Shanxi Provincial Science and Technology plan (Grant 2023ZDLGY49), National Key R&D Program of China (Grant 2018YFE0207500), Project of Ministry of Science and Technology (Grant D20011), the National Natural Science Foundation (Grant 62201181), University Natural Science Foundation of Anhui Province (Grant No.2022AH051578), Anhui Province Key Laboratory of Simulation and Design for Electronic Information System (2023ZDSYS09).

Author contributions. Xuefei Xuan and Tingwei Gong.

**Competing interest.** The authors declare that they have no known competing financial interests or personal relationships that could have appeared to influence the work reported in this paper.

#### References

- Liang C, Tang B, Zhao Y, Xie Y and Geng L (2023) High gain and low power K-band LNA with reversed current-reuse topology. *IEEE Microwave* and Wireless Technology Letters 33(12), 1638–1641.
- Jin J, Wan Z, Tao H, Huang T and Wu W (2023) A current-reused ultralow-power IoT LNA with a robust linearization technique. *IEEE Microwave and Wireless Technology Letters* 33(12), 1634–1637.
- Cai L, Lu Z, Tan NN, Wu H and Yu X (2023) A sub-GHz low-power receiver employing resistive-feedback-tuned LNA with 2.1-dB NF and 106dB gain tuning range. *IEEE Microwave and Wireless Technology Letters* 33(4), 455–458.
- Chen M and Lin J (2009) A 0.1–20 GHz low-power self-biased resistivefeedback LNA in 90 nm digital CMOS. *IEEE Microwave and Wireless Components Letters* 19(5), 323–325.

- Li X and Serdijn WA (2012) On the design of broadband power-to-current low noise amplifiers. *IEEE Transactions on Circuits and Systems I: Regular Papers* 59(3), 493–504.
- Zhang H, Qian G, Zhong W and Liu C (2016), A 3-15 GHz ultrawideband 0.15-μm pHEMT low noise amplifier design. In *International Conference on Communication Systems (ICCS)*, IEEE, 1–4.
- Liu Y, Wang Q and Xu K-D (2023) A 10–18 GHz current-reused LNA MMIC with feedback and gain-compensation techniques. *IEEE Microwave* and Wireless Technology Letters 33(12), 1630–1633.
- Wei M-D, Bormann D, Kaehlert S, Werth TD, Liao L, Chang SF and Negra R (2013) 3.5 GHz triple cascaded current-reuse low noise amplifier. In NORCHIP, IEEE, 1–4.
- Zhang X, Wang K, Liang X and Yan Y (2023) A 6-21-GHz wideband novel current-reuse LNA with simultaneous noise and input matching. *IEEE Microwave and Wireless Technology Letters* 33(8), 1167–1170.
- Cheng X, Zhang L, Chen F-J and Deng X (2019) A broadband GaAs pHEMT low noise driving amplifier with current reuse and selfbiasing technique. *Analog Integrated Circuits and Signal Processing* 99(1), 191–198.
- Wang Y, Chiong -C-C, Nai J-K and Wang H (2015) A high gain broadband LNA in GaAs 0.15-μm pHEMT process using inductive feedback gain compensation for radio astronomy applications. 2015 IEEE International Symposium on Radio-Frequency Integration Technology (RFIT), Sendai, Japan, IEEE, 79–81.
- Chen Y-C, Wang Y, Chiong C and Wang H (2017) An ultrabroadband low noise amplifier in GaAs 0.1-µm pHEMT process for radio astronomy application. 2017 IEEE International Symposium on Radio-Frequency Integration Technology (RFIT), Seoul, Korea (South), IEEE, 80–82.
- Lei H-W, Wang Y, Chiong C-C and Wang H (2018) A 2.5-31-GHz high gain LNA in 0.15-μm GaAs pHEMT for radio astronomical application. 2018 Asia-Pacific Microwave Conference (APMC), IEEE, Kyoto, Japan, 228–230.
- Hu J, Ma K, Mou S and Meng F (2018) A seven-octave broadband LNA MMIC using bandwidth extension techniques and improved active load. *IEEE Transactions on Circuits and Systems I: Regular Papers* 65(10), 3150–3161.
- Xie C, Yu Z and Tan C (2020) An X/Ku dual-band switch-free reconfigurable GaAs LNA MMIC based on coupled line. *IEEE Access* 8, 160070–160077.
- Razavi B (2001) Design of Analog CMOS Integrated Circuits. New York, NY, USA: McGraw-Hill.
- Florian C, Traverso PA and Santarelli A (2021) A Ka-band MMIC LNA in GaN-on-Si 100-nm technology for high dynamic range radar receivers. *IEEE Microwave and Wireless Components Letters* 31(2), 161–164.
- Fu C-T, Kuo C-N and Taylor SS (2010) Low-noise amplifier design with dual reactive feedback for broadband simultaneous noise and impedance matching. *IEEE Transactions on Microwave Theory & Techniques* 58(4), 795–806.
- Yan X, Luo H, Zhang J, Zhang H and Guo Y (2022) Design and analysis of a cascode distributed LNA with gain and noise improvement in 0.15-μm GaAs pHEMT technology. *IEEE Transactions on Circuits and Systems II: Express Briefs* 69(12), 4659–4663.
- Tong X, Zhang L, Zheng P, Zhang S, Xu J and Wang R (2020) An 18–56-GHz wideband GaN low-noise amplifier with 2.2–4.4-dB noise figure. *IEEE Microwave and Wireless Components Letters* 30(12), 1153–1156.
- Zhang X, Wang K, Yan Y and Liang X (2024) A compact 6–24-GHz current-reuse LNA with bandwidth and noise enhancement. *IEEE Microwave and Wireless Technology Letters* 34(2), 203–206.





Xuefei Xuan received the M.E. degree in electromagnetic field and microwave techniques from Hangzhou Dianzi University, Hangzhou, Zhejiang, China, in 2018, where he is currently pursuing the Ph.D. degree. He is currently with Dublin City University, Dublin, Ireland, as a Visiting Student. His research interests include design of RF/mmwave power amplifiers, efficiency enhancement techniques, broadband techniques, and mm-wave integration circuits and systems.

Zhiqun Cheng (Member, IEEE) received the B.S. and M.S. degrees from the Hefei University of Technology, Hefei, China, in 1986 and 1995, respectively, and the Ph.D. degree in microelectronics and solid state electronics from the Shanghai Institute of Metallurgy, Chinese Academy of Sciences, Shanghai, China, in 2000.From 1986 to 1997, he was a Teaching Assistant and a Lecturer with the Hefei University

of Technology, China. From 2000 to 2005, he was an Associate Professor with the Shanghai Institute of Metallurgy, China. He is currently a Professor and the Dean of the School of Electronic and Information, Hangzhou Dianzi University. He has authored or co-authored over 150 technical journal and conference papers. His research interests include microwave theory and technology, MMIC, power amplifier, and RF front end. He is currently a member of a Council of Zhejiang Electronic Society. He was also a Chair of the Organizational Committee for over 10 International Conferences.



**Tinwei Gong** is currently pursuing the Ph.D. degree with Hangzhou Dianzi University, Hangzhou, China.His research interests include the design of RF/mm-wave power amplifiers, efficiency enhancement techniques, broadband techniques, and mm-wave integration circuits and systems.



Zhiwei Zhang received the B.S. degree in electronic science and technology from Hangzhou Dianzi University, Hangzhou, China, in 2017 and the Ph.D. degree in electronic science and technology from the Hangzhou Dianzi University (HDU), Hangzhou, China, in 2022.He is currently an Associate Professor with HDU. His current research interests include highly linear and efficient microwave PA design.



**Chao Le** he is currently the project leader of Fuyang Electronic Information Research Institute Co., Ltd. of Hangzhou Dianzi University (HDU).